## ISSN (Online) 2321 -ISSN (Print) 2321 -

# IJIREEICE



International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering National Conference on Emerging Trends in Renewable Energy NCETRE 2016

Dhirajlal Gandhi College of Technology, Salem Vol. 4. Special Issue 3. April 2016

# Voltage Sag Compensation Scheme for DVR using Space Vector Modulation

A. S. Kamaraja<sup>1</sup>, P. Srinivasan<sup>2</sup>, J. Velmurugan<sup>3</sup>

UG scholar, Dept of EEE, PSNACET, Dindigul India<sup>1,2</sup>

Associate Professor, Dept of EEE, PSNACET, Dindigul, India<sup>3</sup>

Abstract: This paper deals with improving the voltage quality of loads from voltage sags using dynamic voltage restorer (DVR). The higher active requirement associated with pulse width modulation (PWM) has caused a substantial rise in size and cost. The existing control strategies either mitigate the pulse width modulation or improve the utilization of dc link energy reducing the amplitude of injected voltage. In this paper on enhanced sag compensation strategy is proposed it mitigate the overall sag compensation time. An analytical study shows that the proposed method significantly increases the DVR support time compared with existing PWM method. This enhancement can also be seen as a considerable reduction in dc link capacitor sixe for new installation. The performance of the proposed method is evaluated using simulation study and finally verified experimentally on a small prototype model.

Keywords: Dynamic voltage restorer (DVR), voltage phase jump compensation, voltage sag compensation, Pulse Width Modulation.

# I. INTRODUCTION

IN industrial distribution systems, the grid voltage disturbances (voltage sags, swells, flicker, and harmonics) are the most common power quality problems [1]. Sag, being the most frequent voltage disturbance, is typically caused by a fault at the remote bus and is always accompanied by a phase angle jump. The phase jump in the voltage can initiate transient current in the capacitors, transformers, and motors [2]. It can also disturb the operation of commutated converters and may lead to glitch in the performance of thyristor-based loads [3]. It is therefore imperative to protect sensitive loads, especially from the voltage sags with phase jump [4].

To protect sensitive loads from grid voltage sags, custom power devices (such as SVC, D-STATCOM, dynamic voltage restorer (DVR), and UPQC) are being widely used [5]-[8]. Among these devices, DVR has emerged as the most cost-effective and comprehensive solution [9]-[11]. The system configuration of a DVR is shown in Fig. 1. It consists of a dc link capacitor (serving as an energy reserve for DVR), a is to inject a voltage with certain magnitude and phase in series with the upstream source voltage such that the load connected downstream always sees the pure sinusoidal voltage at its terminals.

Numerous control strategies for DVR have been reported in the literature [12]. The emphasis is on either reducing the voltage rating of DVR by aligning the injected voltage restore the load voltage to the pre fault value. Such an with the source voltage (i.e., in-phase compensation) or minimizing the dc storage capacity by using the reactive However, the phase jump compensation using the presag power compensation/energy-optimized approach [12]- method requires a significant amount of active power from [14]. All of these methods, however, cannot correct the dc link capacitor. Thus, this method will require a phase jump and thus can result in premature tripping of larger size capacitor or will result shorter sag support sensitive loads [15].



Fig. 1. Basic DVR-based system configuration

Numerous control strategies for DVR have been reported in the literature [12]. The emphasis is on either reducing the voltage rating of DVR by aligning the injected voltage with the source voltage (i.e., in-phase compensation) or minimizing the dc storage capacity by using the reactive power compensation/energy-optimized approach [12]-[14]. All of these methods, however, cannot correct the phase jump and thus can result in premature tripping of sensitive loads [15].

The only possible way to mitigate the phase jump is to approach is addressed as presag compensation in [13]. time. In [16] and [17], an interesting technique is proposed



International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering National Conference on Emerging Trends in Renewable Energy NCETRE 2016

Dhirajlal Gandhi College of Technology, Salem

Vol. 4, Special Issue 3, April 2016

1

voltage phase jump. In this method, once the dc link voltage magnitude and angle are given as drops to the threshold limit, the magnitude of the injected voltage is reduced by synchronizing the phase-locked loop (PLL) to the grid voltage. This allows further utilization of the dc link capacitor energy and extends the compensation time by some extent. However, it continues to consume the energy in the dc link capacitor throughout the duration of compensation and imposes limitation on compensation time enhancement topologies for DVR



Fig. 2 (a) In-phase injection. (b) Quadrature injection. (c) Quadrature injection limiting case. (d) Energy-optimized injection. (e) Presag injection.

To avoid the problem of over modulation, in the case of deeper sag depth, an iterative loop is employed in the control block. It is found that the proposed method can result in more than 50% additional sag support time when compared with the method in [16] and [17]. The performance of the proposed method is validated using simulation as well as experimental.

## **II. OVERVIEW OF DVR OPERATION**

In this section, different sag compensation approaches [12] -15] are briefly discussed. The phasor representations of these methods are given in Fig. 2. The phasors VG and VG represent the rated and sagged grid voltages, respectively, whereas VL and VL are the load voltages before and after the sag. To effectively highlight the differences among these methods, PD V R and QD V R are also incorporated in the phasor diagrams. This is mainly to illustrate the amount of active and reactive powers demanded by each method. All of the quantities are drawn considering the load current (IL) as reference phasor.

#### A. In-Phase Compensation

In this type of compensation, DVR injects the smallest A positive phase jump leads to an increase in angle between possible voltage magnitude in phase with the sagged grid the grid voltage and the load current, increasing the active voltage. However, as seen from Fig. 2(a), this method cannot power burden on DVR compared to negative phase jump.

to increase the compensation time while mitigating the correct the phase jump. The DVR-injected voltage

$$V_{\rm DVR} = 2(V_{\boldsymbol{L}} - V_{\boldsymbol{G}}) \tag{1}$$

$$V_{\rm DVR} = \theta \boldsymbol{L}.$$
 (2)

## **B.** Quadrature Injection (Reactive Compensation)

In this method, the DVR injects voltage in quadrature with the load current, i.e., it corrects the sag with only reactive power. Using Fig. 2(b), the injected voltage magnitude and angle are given as

$$V_{DVR} = 2 V_{\mathcal{L}} + V_{G^2} - 2V_{\mathcal{L}}V_G\cos(\alpha + \delta)$$
(3)

$$\Delta V D V R = \frac{h}{b}$$
(4)

where  $\delta$  is the phase jump in the grid voltage due to the sag and  $\alpha$  is the phase jump induced due to reactive power compensation. As reported in [12], the maximum sag depth ( $\Delta$  Vsag,max) that can be compensated using quartered injection is closely related with the load power factor and can be expressed as

Fig. 2(c) shows the limiting case for quadrature injection where DVR supports the full load reactive power while the grid operates at unity power factor.

#### **C. Energy-Optimized Injection**

This method is developed in [15] to enhance the performance of the quadrature injection method for the sag depth deeper than the limit in (5), where the DVR injects certain active power. The DVR voltage magnitude and injection angle can be calculated from Fig. 2(d)

$$\Delta V_{\text{sag-max}} \leq (1 - \cos \theta_{\boldsymbol{L}}). \tag{5}$$

#### **D.** Presag Compensation

In this method, both load voltage magnitude and phase are restored to presag values. Unlike the previous methods in Fig. 2(a), (b), and (d), the presag method in Fig. 2(e) can successfully compensate the phase jump. However, this phase jump correction requires an additional active power from the dc link capacitor.

$$V_{\rm DVR-max}$$
 = . (6)

$$V_{\rm DVR} = 2 V_L^2 + V_G^2 - 2V_L V_G \cos(\theta_L)$$
 (7)

International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering National Conference on Emerging Trends in Renewable Energy NCETRE 2016

# Dhirajlal Gandhi College of Technology, Salem

Vol. 4, Special Issue 3, April 2016



Fig. 3 Active power associated with the presag compensation method for different sag depths (phase  $jump = 25^{\circ}).$ 

## **III. POWER FLOW ANALYSIS AND MAXIMUM COMPENSATION TIME**

As explained earlier, the presag method is the most energyintensive method, and the injected power can be quite high even for shallow sag depths. Based on the phasor diagram of Fig. 2(e) [(9) and (10)], the active power associated with the presag method can be expressed in terms of sag depth, phase jump, and load power factor as given in the following:

Ppresag = 3VLL (cos( $\theta$ L)–(1 –  $\Delta$  Vsag) cos( $\theta$ L –  $\delta$ ) Fig. 3 shows the DVR active power for a range of variation in sag depth (0.1  $\leq \Delta$  Vsag  $\leq$  0.9) and power factor (0.4  $\leq \cos \theta L$  $\leq 0.9$ ). The phase jump  $\delta$  is fixed at +25°. As seen from the graph of Fig. 3, the active power supplied by DVR is relatively high (> 0.4 p.u.) for the presag method. The theoretical power flow analysis conducted previously holds true as long as there is a significant amount of energy in the dc link capacitor. However, in the actual system, since it has a finite amount of energy, the voltage across the dc link capacitor Vdc reduces. The following relationship should be satisfied at all time in order to achieve the adequate operation of DVR-VSI [18]:

Vdvr is the injected phase to neutral voltage. Vdc is the dc link voltage. As soon as the dc link voltage decreases below Vdc-min, i.e., the limit set by the DVR controller must stop the compensation process to avoid harmonics contamination in the load voltage.

Considering a lossless DVR system, the dc power in can be equated with the ac power to find the capacitor size. However, owing to the flow of active power, the dc link voltage drops, and the limit can be violated. This limitation restrains the DVR operation even though there is sufficient amount of stored energy in the dc link capacitor as shown in Fig.4. Furthermore, the gradient of the dc link voltage dvdc/dt is directly proportional to the DVR-injected active power, i.e., Pdvr. The lower the value of Pdvr, the smaller is the slope of the dc link voltage and the initial and final operating points, as given in the the higher will be the time for which Vdvr/nt  $\leq$  following:

(mi-maxVdc)/2. This leads to the following two hypotheses.

1) The energy stored in the dc link capacitor can further be utilized.

2) The rate of change (fall) of the dc link voltage can further be optimized. This brings another important variable in the power flow analysis which is the "maximum compensation time tc-max." It is the direct measure of "useful" stored charge/energy in the dc link capacitor.

#### **IV. PROPOSED COMPENSATION SCHEME**

The work presented in this paper proposes an enhanced sag compensation method to extend the DVR compensation time. It optimizes the gradient of the dc link voltage (dvdc/dt) by regulating the amount of active power injected by DVR. In the proposed method, the controller restores both phase and amplitude of the load voltage to the presag value and then initiates a transition toward the minimum active power (MAP) mode. The overall operation sequence and implementation of the proposed compensation method is discussed in the following subsections.

#### A. Phase Jump Detection and Presag Restoration

For detecting the phase jump, two PLLs are employed (one over the load voltage and another over the source voltage), giving  $\theta V L$  and  $\theta V g$ , respectively. As soon as the sag is detected, the first step is to determine the DVR initial injection angle that avoids the phase jump at the load side. This is done by freezing the load voltage PLL that gives the presag angle ( $\theta V Lp$ ). On the other hand, the unrestricted grid voltage PLL gives the grid voltage phase  $(\theta V g)$ . The difference between these two angles gives the initial angle of injection. But in the steady state, both angles will be identical, and thus, the difference will be zero.For sag detection, the absolute difference between the reference load voltage (1 p.u.) and the actual grid voltage (p.u.) in synchronous reference frame is calculated [7], [19]-[22].

#### **B.** Controlled Transition toward the MAP Mode

Once the presag voltage is successfully restored, after one cycle, a smooth transition toward the MAP mode is initiated and completed over the next one to two cycles. The self-supporting mode of operation in which the DVR absorbs active power (relatively very small amount) from the grid to overcome the system losses and thus maintains a constant voltage across the dc link capacitor. The term  $\gamma$ indicates the reduction in  $\theta$  due to loss component and is determined by the dc link (PI) controller. The second part represents a case where the self-supported dc link cannot be maintained due the constraint in (5). To ensure a smooth changeover, a transition ramp is defined between



Fig. 5. Phasor diagram for the proposed sag compensation method. (a) Presag restoration, (b) intermediate transition, (c) final load voltage with MAP injection, and (d) DVR visualization as the variable virtual impedance changes from resistive to dominant capacitive (for sag) or inductive (for swell).

$$\theta \xrightarrow{T} \Delta^{(t)}_{\theta_{\text{init}}}$$

#### C. Iterative Decrement in Injection Angle

In self-supporting mode, the DVR can compensate the sag for an indefinitely long time. However, for deeper sag depths, there is certain nonzero active power injected by DVR. This causes a reduction in the energy stored in the dc link capacitor, and consequently, its voltage reduces (gradually). To maintain the required voltage at the inverter output side, the controller increases the modulation index mi until it reaches mi–max. This is the limiting case as explained by (12), beyond which the controller goes into over modulation and cannot maintain the rated load voltage. To avoid this over modulation condition, an iterative control loop is used, which constantly monitors the dc link voltage and decreases  $\theta$  in (18) to keep Vdc > Vdc–min.

#### **D.** Operation Sequence

## TABLE I DVR SYSTEM PARAMETERS (BOUNDARY CONDITIONS)

| Parameter                      | Value            |
|--------------------------------|------------------|
| Grid voltage (L-L) (rms) Vbase | 415 V            |
| Line frequency                 | 50 Hz            |
| Nominal Power (Base kVA)       | 10 kVA           |
| Nominal Load power factor      | 0.7 Lagging      |
| Maximum compensation time      | 10 cycles        |
| Maximum sag depth              | 0.5 p.u          |
| Maximum phase jump             | ±45 <sup>0</sup> |
| Maximum injected voltage       | 0.7 p.u          |
| Transformer turns ratio        | 1:1              |
| DC link Capacitance value      | 9000 µF          |

Fig. 5(a)–(c) depicts the overall operation sequence of the proposed phase jump compensation scheme. The transitionfrom high active power mode (presag) to MAP mode is shown in three steps. The illustration is for the case where the sag depth is more than the limit in (5) and there is a positive phase jump associated with the sag. As discussed previously and shown in Fig. 5(a), DVR initiates the compensation by supplying high active power to the load and restores both magnitude and phase of the load voltage to presag values. After one cycle, the transition toward the MAP mode is initiated, and DVR gradually increases the contribution of reactive power. As seen from Fig. 5(b) and (c), the injected voltage magnitude and its phase angle are gradually increasing until VL reaches VL – opt.

#### V. ANALYTICAL STUDY ON COMPENSATION TIME WITH DIFFERENT APPROACHES

In this section, a comparative study is presented to determine the maximum compensation time achieved using the aforementioned phase jump compensation methods.

These include the following: 1) the presag; 2) the method given in [16], named as presag–in-phase in this paper; and 3) the proposed method. Table I shows the various design parameters used for the comparison. The maximum compensation time of 200 ms (10 cycles) with a phase jump of  $+45^{\circ}$  is taken as reference. Using (15), the value of the dc link capacitor is obtained as 9000 µF.

The sag depth is varied over a range of values from 10% to 80% of nominal grid voltage, keeping the power factor and phase jump fixed at 0.7 lagging and  $+45^{\circ}$ , respectively. Analytically computed DVR-injected magnitude and maximum compensation times are provided in Fig. 6. Note that the DVR voltage magnitudes are shown after the first one cycle of compensation as all of the three methods perform identically for the first cycle. As seen from Fig. 6(b), both the presage and proposed

# International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering National Conference on Emerging Trends in Renewable Energy NCETRE 2016

Dhirajlal Gandhi College of Technology, Salem

Vol. 4, Special Issue 3, April 2016

methods have the same VDVR magnitude for a sag depth greater than the limit in (6), i.e., 30%. However, as noticed from Fig. 6(a), tc-max is highest for the proposed method for all values of sag depths. For the designed range of 50% sag depth, it can be seen that the presag-in-phase method improves the compensation time from 10 to 16 cycles over the presag method.



Fig. 6. Maximum compensation time and DVR-injected voltage for various sag depths with different methods. (a) Compensation time cycles. (b) V D V R p.u.



Fig. 7. Maximum compensation time for a range of variation in phase jump

The proposed method further improves it to 22 cycles. Moreover, for the sag depth lower than 30%, the proposed method can withstand any sag duration by operating in the self-supporting mode. The significant improvement in the compensation time is due to the least possible utilization of dc link active power, thus resulting in the slowest discharging of the dc link capacitor. Note that the proposed method does not result in higher injection voltage magnitude than the design limit of 0.7 p.u., which is clear in Fig. 6(b). Fig. 7 depicts the scenario where the phase jump by injecting the maximum active power at the phase jump is varied from  $-90^{\circ}$  to  $+90^{\circ}$  for a sag depth of 0.5 p.u. and other boundary conditions from Table I. As mode after one cycle. Fig. 9(e) shows a constant drop in dc seen from the graph, the maximum compensation time is link voltage; however, once the controller goes into MAP highest for the proposed method. It can also be noted that mode, a slower fall rate can be noticed In the second the presag method becomes unable to correct the phase scenario, a sag depth of 23% [lower than the limit given in jump beyond  $-60^{\circ}$  and  $+6^{\circ}$  due to violation of (12).

## VI. OVERALL DVR SYSTEM CONTROL SCHEME

Fig. 8 depicts the detailed block diagram of the proposed phase jump compensation method. A logic unit is employed to constantly monitor the grid voltage for sag detection using. To obtain the reference load voltage, the control system is divided into two sub-modules: 1) phase jump detection plus DVR injection angle calculation and (2) MAP injection. To achieve a decoupled active and reactive power control, the phase of the line current is considered as the reference and is obtained by the PLL. The phase jump detection block computes the DVR initial (presag injection) angle and final (MAP injection) angle. Once the transition is over, the MAP block gives the reference voltage VL-abc = Vopt. As shown in Fig. 8, the obtained DVR reference voltage Vdvr is compared with the actual voltage in the stationary reference frame. A proportionalresonant (PR) controller with a large gain at the grid fundamental frequency is used for accurate tracking of Vdvr. To compensate for DVR system losses, Vdvr is added as a feed forward signal to the output of the PR controller. The dc link voltage is constantly monitored in an iterative control loop to regulate the injected voltage angle, thus avoiding over modulation. Note that this block is only required when the sag depth is close to the system design limit.

## **VII. EVALUATION**

The effectiveness of the proposed method is evaluated through MATLAB/Simulink-based simulation study and, lastly, validated on a scaled laboratory prototype experimentally.

#### A. Simulation Study

A simulation model for the DVR system, with the parameter given in Table I, is developed and simulated for the performance evaluation. The dc link capacitor of 9000  $\mu$ F, as computed in the previous section, is used for this study. As the intention is to maintain the rated voltage across the load terminals without any phase jump, the sensitive load is represented by an R-L load. The simulation results for two different scenarios are given in Figs. 9 and 10. In the first scenario, a sag depth of 50% [higher than the limit in (5)] is considered with a phase jump of  $+25^{\circ}$ . Asymmetrical voltage sag, for ten cycles, is initiated at time t = 0.1 s [Fig. 9(a)]. As noticed from Fig. 9(b), the load does not see any change in the voltage phase or magnitude. The DVR injected voltage and activereactive power profiles are shown in Fig. 9(c) and (d), respectively. It can be noticed that the DVR restores the beginning, and the controller gradually shifts to the MAP (5)] is considered with a phase jump of  $+25^{\circ}$ . As seen from

International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering National Conference on Emerging Trends in Renewable Energy NCETRE 2016



Dhirajlal Gandhi College of Technology, Salem

Vol. 4, Special Issue 3, April 2016

the results in Fig. 10, the DVR successfully compensates the load voltage phase and magnitude with the proposed method. Since the voltage sag depth is lower than the limit in (5), the controller settles in the self-supporting mode. A reduction in dc link voltage can be seen [Fig. 10(e)] during the first two cycles (phase jump restoration plus transition period), but as the controller moves into self-supporting mode, the dc link voltage is regulated back to the reference value.

This can be noticed from Fig. 10(d) as well, where the injected active power is positive for the first two cycles and negative onward (self-supporting mode). Furthermore, the study was extended to compute the maximum achievable compensation time, for the existing system, with the proposed method. It is found that the compensation time can be extended from 10 to 25 cycles for the worst case scenario.

Further enhancement in compensation time (more than 25 cycles) will be achieved for intermediate sag depths. Additionally, based on the designed criteria of ten cycles for the new installation, the proposed method can reduce the dc link capacitor size from 9000 to 4200  $\mu$ F (details given in Appendix C).

## **B.** Experimental Validation

A scaled experimental prototype is developed using digital signal processor (DSP) DS1103 dSPACE and Semikron AN 8005 VSI. The experimental system data are given in Table II. The DSP sampling time of 40  $\mu$ s is used to run the algorithm in real time. Using the programmable voltage source, a sag depth of 35% with +25<sup>0</sup> jump in the voltage phase is initiated. The experimental results for different sag compensation schemes are given in Figs. 11–13.



Fig.8.Detailed block diagram of the proposed phase jump compensation method with MAP injection



Fig 9. Simulation results for the proposed sag compensation method for 50% sag depth. (a) PCC voltage. (b) Load voltage. (c) DVR voltage, (d) DVR active and reactive power. (e) DC link voltage.



Fig. 10. Simulation results for the proposed sag compensation method for 23% sag depth. (a) PCC voltage. (b) Load voltage. (c) DVR voltage. (d) DVR active and reactive power. (e) DC link voltage.

# TABLE II DVR SYSTEM DATA FOR THE<br/>EXPERIMENTAL STUDY

| Source<br>Chroma 61703 | Supply voltage: 50 V-rms, 50 Hz<br>Source Impedance: $R_g = 0.047 \Omega$ and $L_g = 160 \ \mu H$                                                                                       |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DVR                    | DC link capacitors, $L_{dc} = 1100 \ \mu\text{F}$<br>Reference DC link voltage = 55 V<br>Filter inductor, $L_f = 5 \ \text{mH}$ $C_f = 50 \ \mu\text{F}$<br>Transformer turns ratio 1:1 |
| Load                   | $\label{eq:R} \begin{array}{l} R=11\ \Omega \mbox{ and } L=80\ mH \\ Nominal\ Load\ voltage=50\ V \\ Rating=250\ W \end{array}$                                                         |
| Compensation time      | 10 cycles (200 ms)                                                                                                                                                                      |

International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering National Conference on Emerging Trends in Renewable Energy NCETRE 2016



Vol. 4, Special Issue 3, April 2016







Fig. 12. Experimental results for 35% sag depth with +25° phase jump using the quadrature injection method



Fig. 13. Experimental results for 35% sag depth with +25° phase jump using the proposed method.

Fig. 11 shows the performance of the presag method. It can be seen that the load voltage does not see any transient in the magnitude as well as phase. However, due to the active

power injection, there is rapid reduction in the dc link voltage. After seven cycles (lower cycles due to the losses associated with the DVR system), the dc link voltage is dropped to less than 15 V, which consequently decreases the injected voltage magnitude, and as a result, DVR fails to maintain the rated load voltage. For the same sag condition, the performance of the quadrature injection method is given in Fig. 12. The phase jump goes uncompensated; however, it compensates the sag, effectively maintaining the load voltage at rated value while regulating the dc link voltage. Finally, Fig. 13 demonstrates the performance of the proposed method.

As viewed from Fig. 13, the DVR begins compensation by restoring the load voltage and phase to the presag values. There is reduction in dc link voltage due to the requirement of active power for phase jump compensation. Note that the first stage is temporary and lasts for two cycles (after compensation begins). After the first two cycles (from Fig. 13), the proposed controller initiates the transition towards MAP (in this case, toward self- supporting mode since  $\Delta$ Vsag  $\leq (1 - \cos \theta L)$ ). This transition (discussed in Fig. 5) can be confirmed by observing the relative phase angle difference between the source and load voltage waveforms. The corresponding increase in the injected voltage magnitude and slow fall rate of the dc link voltage can also be observed. This intermediate transition stage lasts for another two and half cycles. Finally, the proposed controller proceeds to operate in the self-supporting mode to gradually restore the dc link voltage back to the reference value. The corresponding increase in the injected voltage magnitude to recover the dc link voltage can also be noticed from Fig. 13.The aforementioned experimental investigation effectively demonstrates the applicability and feasibility of the proposed phase jump compensation method that can extend the compensation duration of DVR.

#### **VIII. CONCLUSION**

In this paper, an enhanced sag compensation scheme has been proposed for the capacitor-supported DVR. The proposed strategy improves the voltage quality of sensitive loads by protecting them against the grid voltage sags involving the phase jump. It also increases compensation time by operating in MAP mode through a controlled transition once the phase jump is compensated. To illustrate the effectiveness of the proposed method, an analytical comparison has been carried out with the existing phase jump compensation schemes. It is shown that the compensation time can be extended from 10 to 25 cycles (considering presag injection as the reference method) for the designed limit of 50% sag depth with 45° phase jump. Further extension in compensation time can be achieved for intermediate sag depths. This extended compensation time can be seen as a considerable reduction in dc link capacitor size (for the studied case more than 50%) for the new installation. The effectiveness of the proposed method has been evaluated through extensive simulations in MATLAB/Simulink and validated on a scaled laboratory

ISSN (Online) 2321 – 2004 ISSN (Print) 2321 – 5526

# IJIREEICE

International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering

National Conference on Emerging Trends in Renewable Energy NCETRE 2016

Dhirajlal Gandhi College of Technology, Salem

Vol. 4, Special Issue 3, April 2016

prototype experimentally. The experimental results demonstrate the feasibility of the proposed phase jump compensation method for practical applications.

#### REFERENCES

- J. A. Martinez and J. M. Arnedo, "Voltage sag studies in distribution networks—Part I: System modeling," IEEE Trans. Power Del., vol. 21, no. 3, pp. 338–345, Jul. 2006.
- [2] J. G. Nielsen, F. Blaabjerg, and N.Mohan, "Control strategies for dynamic voltage restorer, compensating voltage sags with phase jump," in Proc. IEEE APEC Expo., 2001, pp. 1267–1273.
- [3] J. D. Li, S. S. Choi, and D. M. Vilathgamuwa, "Impact of voltage phase jump on loads and its mitigation," in Proc. 4th Int. Power Electron. Motion Control Conf., Xi'an, China, Aug. 14–16, 2004, vol. 3, pp. 1762–1176.
- [4] M. Sullivan, T. Vardell, and M. Johnson, "Power interruption costs to industrial and commercial consumers of electricity," IEEE Trans. Ind. Appl., vol. 33, no. 6, pp. 1448–1458, Nov./Dec. 1997.
- [5] J. Kaniewski, Z. Fedyczak, and G. Benysek, "AC voltage sag/swell compensator based on three-phase hybrid transformer with buckboost matrix-reactance chopper," IEEE Trans. Ind. Electron., vol. 61, no. 8, pp. 3835–3846, Aug. 2014.
- [6] M. Castilla, J. Miret, A. Camacho, J. Matas, and L. de Vicuna, "Voltage support control strategies for static synchronous compensators under unbalanced voltage sags," IEEE Trans. Ind. Electron., vol. 61, no. 2, pp. 808–820, Feb. 2014.
- [7] P. M. Garcia, F. Mancilla, and J. M. Ramirez, "Per-sequence vector switching matrix converter modules for voltage regulation," IEEE Trans. Ind. Electron., vol. 60, no. 12, pp. 5411–5421, Dec. 2013.
- [8] C. Kumar and M. Mishra, "A multifunctional DSTATCOM operating under stiff source," IEEE Trans. Ind Electron., vol. 61, no. 7, pp. 3131–3136, Jul. 2014.
- [9] P. Kanjiya, B. Singh, A. Chandra, and K. Al-Haddad, "SRF theory revisited to control self-supported dynamic voltage restorer (DVR) for unbalanced and nonlinear loads," IEEE Trans. Ind. Appl., vol. 49, no. 5, pp. 2330–2340, Sep./Oct. 2013.
- [10] C. Wessels, F. Gebhardt, and F. W. Fuchs, "Fault ride-through of a DFIG wind turbine using a dynamic voltage restorer during symmetrical and asymmetrical grid faults," IEEE Trans. Power Electron., vol. 26, no. 3, pp. 807–815, Mar. 2011.
- [11] Abdul Mannan Rauf and vinod, "An enhances voltage sag compensation scheme for dynamic voltage restorer"IEEE Trans. Ind. Appl., vol. 62, no. 5, pp. 2683–2692, May. 2015..
- [12] A. K. Sadigh and K.M. Smedley, "Review of voltage compensation methods in dynamic voltage restorer (DVR)," in Proc. IEEE Power Energy Soc. Gen. Meet., Jul. 2012, pp. 1–8.
  [13] J. G. Nielsen and F. Blaabjerg, "Control strategies for dynamic
- [13] J. G. Nielsen and F. Blaabjerg, "Control strategies for dynamic voltage restorer compensating voltage sags with phase jump," in Proc. IEEE Annu. Appl. Power Electron. Conf. Expo., 2001, no. 2, pp. 1267–1273.
- [14] H. K. Al-Hadidi, A. M. Gole, and D. A. Jacobson, "A novel configuration for a cascade inverter based dynamic voltage restorer with reduced energy storage requirements," IEEE Trans. Power Del., vol. 23, no. 2, pp. 881–888, Apr. 2008.
- [15] H. K. Al-Hadidi, A. M. Gole, and D. A. Jacobson, "Minimum power operation of cascade inverter-based dynamic voltage restorer," IEEE Trans.Power Del., vol. 23, no. 2, pp. 889–898, Apr. 2008.
- [16] C. Meyer, R. W. Doncker, Y. W. Li, and F. Blaabjerg, "Experimental verification of an optimized control strategy for a medium-voltage DVR," in Proc. 36th IEEE PESC, 2006, pp. 1–7.
- [17] T. M. Undeland, W. P. Robbins, and N. Mohan, Power Electronics Converters, Applications and Design. New York, NY, USA: Wiley, 2003.

