

INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND CONTROL ENGINEERING Vol. 2, Issue 12, December 2014

# Design of low power pipelined ADC

# Amit Maheshwari<sup>1</sup>, Gaurav Gupta<sup>2</sup>

Student, Electronics & Communication Department, MIT Ujjain, M.P. (India)<sup>1</sup>

Assistant Professor, Electronics & Communication Department, MIT Ujjain, M.P. (India)<sup>2</sup>

Abstract: A design of 8 bits, 2.5V pipeline ADC is introduced in this paper. The comparator is the main improvement aiming at realizing low power dissipation. The latched comparator is adopted to achieve the specification. The design is implemented under 0.25um CMOS technology which achieves a power dissipation of 205.9mW.

Keywords: Comparator, Op-amp, SUB-ADC, MDAC, SNDR, ENOB

#### I. INTRODUCTION

great popularity in data communication and video processing applications where high sampling rates and medium-to-high resolutions are necessary Due to the increasing demand for portability in these applications, reducing the power consumption of ADC has become one of the key design criteria. While the pipelined ADC architecture is well suited for high sampling rates, reducing the power consumption .The proposed architecture consists by means of 4 separate 2 bit ADC sub-blocks, 1 MDAC block and 1 SHA block

#### **II. PIPELINED ADC**

Pipeline ADCs are also high speed ADCs and can be capable of resolving medium to high resolutions. [1] These ADCs work by converting a signal from analog to digital in stages. Each stage converts a portion of the output resolution. The first stage converts the most significant bits (MSB) and the subsequent stages convert less significant bits until the least significant bits (LSB) are converted. The overall general architecture of a pipeline ADC is shown in Figure 1. Each stage has a similar structure, shown exploded in Figure 1. Each block contains a sample and hold block to sample the analog signal. This feeds into a small flash converter that resolves n-bits. This n-bit output is fed back through a DAC and the binary value is subtracted from the original input signal to generate a residue voltage.



Figure1: Pipelined ADC

#### **III. PROPOSED DESIGNS**

#### A) Proposed Comparator

For the pipelined ADCs latched comparator is used. When  $\phi_{\text{latch}}$  goes high 1, the gain transistors gets turn on, it amplifies the differential signal at the inputs Vin which is Copyright to IJIREEICE www.ijireeice.com

Pipelined analog-to-digital(ADC)architecture has gained further amplified by the positive feedback action of the latch as the comparator goes into latch mode. The latch output is then applied to inverters sized in such a way as to lower the threshold point to prevent errors of comparator [4].Outputs of ADC remains 0 until the comparator has sufficient overdrive voltage to cause one output to toggle high. For resolution lower than 3 bits, dynamic comparators can be used for the inter-stage ADCs since they do not consume dc power. ADC will need to be preceded by continuous time preamplifiers to reduce the switch charge injection on the input signal and reference voltages V<sub>REF</sub>. Figure 2 shows the CMOS implementation of comparator.



Figure 2: Schematic of comparator



Figure 3: Output of comparator



INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND CONTROL ENGINEERING Vol. 2, Issue 12, December 2014

Table I: Various parameters and their values

| S. No. | Parameter         | Value    |
|--------|-------------------|----------|
| 1      | DC gain           | 2372     |
| 2      | Offset Voltage    | 1.38mW   |
| 3      | Power Dissipation | 4.023 μW |

The design implementation of comparator consists of a latch stage preceded by coupling capacitors that are precharge to the input signal and reference voltages during the reset phase 4.023 microwatt dc power is dissipating in this comparator.

## B) Proposed MDAC

MDAC (multiplying digital to anlog converters) commonly used in pipelined ADC's . Digital calibration technique is implemented in MDAC.Figure 4 shows the dsign of Multiplying digital to analog converter.

| + |   |       |     |   |   |       |    |    |  |       |    |           |        |  |
|---|---|-------|-----|---|---|-------|----|----|--|-------|----|-----------|--------|--|
|   | • |       |     |   |   |       |    |    |  |       |    |           |        |  |
|   |   |       |     | 1 |   |       |    |    |  |       |    |           |        |  |
|   |   | <br>÷ | ÷   | 4 | Ŕ |       | •  | •  |  |       |    |           |        |  |
|   |   | <br>  | ۹۶- | 4 | 3 |       |    | _  |  |       |    |           |        |  |
|   |   |       |     |   |   | r-    | ₩t | Ъ. |  |       |    |           |        |  |
|   |   |       |     |   |   |       | Q  | Ç  |  |       |    |           |        |  |
|   |   |       |     |   |   |       |    |    |  |       |    |           |        |  |
|   |   |       |     |   |   |       |    |    |  |       |    | <br>- 1 1 |        |  |
|   |   |       |     |   |   |       |    | •_ |  |       |    |           | $\geq$ |  |
|   |   |       |     |   |   | -     | -  | -# |  |       |    | 4         |        |  |
|   |   |       |     |   |   | - [20 |    | 4  |  | (1.1) |    |           |        |  |
|   |   |       |     |   |   |       |    | 40 |  | ÷     | 2- |           |        |  |
|   |   |       |     |   |   |       |    |    |  |       |    |           |        |  |

Figure 4: Schematic of MDAC

# C) Proposed Op-amp

The op-amp is used in the MDAC to implement the stage gain. It's configured in a closed-loop circuit where the closed-loop gain is equal to the stage gain. The three opamp design parameters that are discussed next are gain, bandwidth, and output swing.



Figure 5: Cascode Op-amp



Figure 6: Op-amp characteristics

Table II: Various parameters and their values

| S.No. | Parameter                    | Value      |  |  |  |  |  |
|-------|------------------------------|------------|--|--|--|--|--|
| 1     | AC Gain                      | 81.52 dB   |  |  |  |  |  |
| 2     | Phase Margin                 | 69°        |  |  |  |  |  |
| 3     | Unity Gain Bandwidth product | 162.61 MHz |  |  |  |  |  |
| 4     | Power dissipation            | 8.507 mW   |  |  |  |  |  |

### **IV CONCLUSION**

This work presents a novel front end technique that significantly reduces the power consumption in the front end S/H. The goal of this dissertation is to design a low power consumption ADC .The goal is accomplished by designing a 2.5 V, 2 bit/stage 8-bit ADC by using Latched Comparator in MDAC. The ADC is designed in 0.25  $\mu$ m CMOS process at 2.5 V supply. At an input frequency of 1 MHz and a sampling rate of 5 MS/s, it consumes a power of 205.9 mW with 39.41 dB SNDR, 6.25 ENOB, 2.3/-2.1 LSB INL and +0.85/-0.21 LSB DNL. Performance for proposed design has been summarized in tabular form shown in below table.

| Table III: Performance summary |                            |  |  |  |  |  |
|--------------------------------|----------------------------|--|--|--|--|--|
| Technology                     | 0.25 µm CMOS process       |  |  |  |  |  |
| Resolution                     | 8 bit                      |  |  |  |  |  |
| Supply Voltage                 | 2.5 V                      |  |  |  |  |  |
| Conversion rate                | 5 MS/s                     |  |  |  |  |  |
| SNDR                           | 39.41 dB                   |  |  |  |  |  |
| ENOB                           | 6.25                       |  |  |  |  |  |
| INI /DNI                       | +2.3/-2.1 LSB/ +0.85/-0.21 |  |  |  |  |  |
| INE/DINE                       | LSB                        |  |  |  |  |  |
| Power                          | 205.9 mW                   |  |  |  |  |  |

#### REFERENCES

- B.G.Lee , B.M.Min, "A 14-bit 100 MS/s Pipeline ADC with a Merged SHA and First MDAC", *IEEE Journal of solid state circuits*, Vol.24, No. 12, December 2008.
- [2] B.G. Lee, R.M. Tsang, "A 10-bit 50 MS/s Pipelined ADC With Capacitor-Sharing and Variable- gm Op-amp", *IEEE Journal of* solid state circuits, Vol. 44, No. 3, March 2009.
- [3] N. Sasidhar, Y.J. Kook, "A Low Power Pipeline ADC Using Capacitor and Opamp Sharing Technique With a Scheme to Cancel the Effect of Signal Dependent Kickback", *IEEE Journal of solid state circuits*, Vol. 44, No. 9, September 2009.



INTERNATIONAL JOURNAL OF INNOVATIVE RESEARCH IN ELECTRICAL, ELECTRONICS, INSTRUMENTATION AND CONTROL ENGINEERING Vol. 2, Issue 12, December 2014

- [4] D. Kurose, T. Ito, "55-mW 200-MSPS 10-bit Pipeline ADCs for Wireless Receivers", *IEEE Journal of solid state circuits*, Vol.41, No. 7, July 2006.
- [5] S.T. Ryu, B.S. Song, "A 10-bit 50-MS/s Pipeline ADC With Opamp Current Reuse", *IEEE Journal of solid state circuits*, Vol.42, No. 3, March 2007.
- [6] K. Honda, M. Furuta, "A Low-Power Low-Voltage 10-bit 100-MSample/s Pipeline A/D Converter Using Capacitance Coupling Techniques", . *IEEE Journal of solid state circuits*, Vol.24, No. 4, December 2007.
- [7] A. Verma, B. Razavi, "A 10-Bit 500-MS/s 55-mW CMOS ADC", IEEE Journal of solid state circuits, Vol. 44, No. 11, November 2009.
- [8] C.S Shin, G.C. Ahn, "A 10-bit 100-MS/s Dual-Channel Pipeline ADC Using Dynamic Memory Effect Cancellation technique", *IEEE Transactions on circuit and system*, Express Briefs, Vol. 58, No. 5, May 2011.
- [9] C.J. Tseng, H.W. Chen, "A 10-bit 320-MS/s Stage-Gain-Error Self-Calibration Pipeline ADC", *IEEE Journal of solid state circuits*, Vol. 47, No. 6, June 2012.
- [10] S. Devarajan, L. Singer, "A 16-bit, 125 MS/s, 385 mW, 78.7 dB SNR CMOS Pipeline ADC", *IEEE Journal of solid state circuits*, Vol. 44, No. 12, December 2009.
- [11] J. Yuan, S.W. Fung, "An Interpolation-Based Calibration Architecture for Pipeline ADC With Nonlinear Error", *IEEE Transactions on instrumentation and measurement*, Vol.61, No.1, January 2012.
- [12] T. Sundstrom, C. Svensson, "A 2.4 GS/s, Single-Channel, 31.3 dB SNDR at Nyquist, Pipeline ADC in 65 nm CMOS", *IEEE Journal* of solid state circuits, Vol. 46, No. 7, July 2011.
- [13] C.y. Chen, J. Wu, "A 12-Bit 3 GS/s Pipeline ADC With 0.4 mm<sup>2</sup> and 500 mW in 40 nm Digital CMOS", *IEEE Journal of solid state circuits*, Vol. 47, No. 4, April 2012.